[1] Lang M, Wang Z, Lao Z, et al.20-40 GB/s 0.2-μm GaAs HEMT chip set for optical data receiver [J].IEEE Journal of Solid-State Circuits, 1997, 32(9):1384-1393.
[2] Meghelli M, Rylyakov A V, Shan L.50 Gb/s SiGe Bi-CMOS 4 ∶1 multiplexer and 1 ∶4 demultiplexer for serial communication systems [A].In:ISSCC [C].San Francisco, 2002.260-261.
[3] Sano K, Murata K, Kitabayashi H, et al.50-GBit/s InP HEMT 4 ∶1 multiplexer/1 ∶4 demultiplexer chip set with a multiphase clock architecture [J].IEEE Trans on Microwave Theory and Technique, 2003, 51(12):2548-2554.
[4] Yen J, Case M G, Nielsen S, et al.A fully integrated 43.2 GB/s clock and data recovery and 1 ∶4 DEMUX IC in InP HBT technology [A].In:ISSCC [C].San Francisco, 2003.240-241.
[5] Tanabe A, Umetani M, Fujiwara I, et al.0.18-μm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation [J].IEEE Journal of Solid-State Circuits, 2001, 36(6):988-996.
[6] Kelhrer D, Wohlmuth H, Knapp H, et al.40-Gb/s 2 ∶1 multiplexer and 1 ∶2 demultiplexer in 120 nm CMOS [A].In:ISSCC [C].San Francisco, 2003.344-349.
[7] Plouchart J, Kim J, Zamdmer N, et al.A 31GHz CML ring VCO with 5.4 ps delay in a 0.12-μm SOI CMOS technology [A].In:ESSCIRC [C].Lisbon, Portugal, 2003.357-360.