[1] Farooqui A A, Oklobdzija V G.General data-path organization of a MAC unit for VLSI implementation of DSP processors [A].In:Proc of the IEEE International Symposium on Circuits and Systems[C].Monterey, CA, USA, 1998.260-263.
[2] Itoh Niichi, Naemura Yuka, Makino Hiroshi, et al.A 600 MHz 54×54 bit multiplier with rectangular-styled Wallace tree[J].IEEE Journal of Sold-State Circuits, 2001, 36(2):249-257.
[3] Mustafa Gok.Integer multiplier and squarer architectures with overflow detection [D].Bethlehem:EECS Department of Lehigh University, 2003.
[4] Yadav N, Schulte M J, Glossner J.Parallel saturating fractional arithmetic units[A].In:Proc of the Ninth Great Lakes Symp on VLSI[C]. Michigan, 1999. 214-217.
[5] Balzola P I, Schulte M J, Ruan, J, et al.Design alternatives for parallel saturating multioperand adders[A].In:Proc of the International Conference on Computer Design[C].Austin:VLSI in Computers & Processors, 2001.172-177.
[6] Schulte M J, Balzola P I, Akkas A, et al.Integer multiplication with overflow detection or saturation[J].IEEE Transactions on Computers, 2000, 49(7):681-691.
[7] Fadavi-Ardekani Jalil.M×N Booth encoded multiplier generator using optimized Wallace tree[J].IEEE Transactions on VLSI Systems, 1993, 1(2): 120-125.