[1] Liu B, Baas B M. Parallel AES encryption engines for many-core processor arrays[J]. IEEE Transactions on Computers, 2013, 62(3):536-547. DOI:10.1109/tc.2011.251.
[2] Yan M, Yang Z Y, Liu L, et al. ProDFA: Accelerating domain applications with a coarse-grained runtime reconfigurable architecture[C]//IEEE 18th International Conference on Parallel and Distributed Systems (ICPADS). Singapore, 2012:834-839. DOI: 10.1109/ICPADS.2012.136.
[3] Li H, Ding J, Pan Y. Cell array reconfigurable architecture for high-efficiency AES system[J]. Microelectronics Reliability, 2012, 52(11): 2829-2836. DOI:10.1016/j.microrel.2012.04.020.
[4] Wang M Y, Su C P, Horng C L, et al. Single- and multi-core configurable AES architectures for flexible security[J]. IEEE Transactions on Very Large Scale Integration Systems, 2010, 18(4): 541-552. DOI:10.1109/tvlsi.2009.2013231.
[5] Bertoni G M, Breveglieri L, Roberto F, et al. Speeding up AES by extending a 32 bit processor instruction set[C]//International Conference on Application-Specific Systems, Architectures and Processors. Steamboat Springs, CO, USA, 2006:275-282. DOI: 10.1109/ASAP.2006.62.
[6] Mathew S K, Sheikh F, Kounavis M, et al. 53 Gbps native GF(24)2 composite-field AES-encrypt/decrypt accelerator for content-protection in 45 nm high-performance microprocessors[J]. IEEE Journal of Solid-State Circuits, 2011, 46(4):767-776. DOI:10.1109/jssc.2011.2108131.
[7] Dai Z, Li W, Meng T, et al. The research and design of parallel instruction targeted at substitution box[C]//IEEE 8th International Conference on ASIC. Changsha, China, 2009: 155-158. DOI: 10.1109/ASICON.2009.5351585.
[8] Sayilar G, Chiou D. Cryptoraptor: High throughput reconfigurable cryptographic processor[C]//Proceedings of the 2014 IEEE/ACM International Conference on Computer-Aided Design. San Jose, CA, USA, 2014: 154-161.
[9] Shan W W, Zhang X, Fu X Y, et al. VLSI design of a reconfigurable s-box based on memory sharing method[J]. IEICE Electron Express, 2014, 11(1): 20130872. DOI:10.1587/elex.10.20130872.
[10] Singh H, Lee M H, Lu G M, et al. MorphoSys: An integrated reconfigurable system for data-parallel and computation-intensive applications[J]. IEEE Transactions on Computers, 2000, 49(5): 465-481. DOI:10.1109/12.859540.