|Table of Contents|

[1] Huang Tingting, Liu Siyang, Sun Weifeng, Zhang Chunwei, et al. Novel lateral insulated gate bipolar transistor on SOI substratefor optimizing hot-carrier degradation [J]. Journal of Southeast University (English Edition), 2014, 30 (1): 17-21. [doi:10.3969/j.issn.1003-7985.2014.01.004]
Copy

Novel lateral insulated gate bipolar transistor on SOI substratefor optimizing hot-carrier degradation()
Share:

Journal of Southeast University (English Edition)[ISSN:1003-7985/CN:32-1325/N]

Volumn:
30
Issue:
2014 1
Page:
17-21
Research Field:
Circuit and System
Publishing date:
2014-03-31

Info

Title:
Novel lateral insulated gate bipolar transistor on SOI substratefor optimizing hot-carrier degradation
Author(s):
Huang Tingting Liu Siyang Sun Weifeng Zhang Chunwei
National ASIC System Engineering Research Center, Southeast University, Nanjing 210096, China
Keywords:
lateral insulated gate bipolar transistor(LIGBT) silicon-on-insulator(SOI) hot-carrier effect(HCE) optimization
PACS:
TN432
DOI:
10.3969/j.issn.1003-7985.2014.01.004
Abstract:
A novel lateral insulated gate bipolar transistor on a silicon-on-insulator substrate(SOI-LIGBT)with a special low-doped P-well structure is proposed. The P-well structure is added to attach the P-body under the channel, so as to reduce the linear anode current degradation without additional process. The influence of the length and depth of the P-well on the hot-carrier(HC)reliability of the SOI-LIGBT is studied. With the increase in the length of the P-well, the perpendicular electric field peak and the impact ionization peak diminish, resulting in the reduction of the hot-carrier degradation. In addition, the impact ionization will be weakened with the increase in the depth of the P-well, which also makes the hot-carrier degradation decrease. Considering the effect of the low-doped P-well and the process windows, the length and depth of the P-well are both chosen as 2 μm.

References:

[1] Chen W S, Xie G, Zhang B, et al. New lateral IGBT with controlled anode on SOI substrate for PDP scan driver IC [C]//International Conference on Communications, Circuits and Systems. Milpitas, CA, USA, 2009: 628-630.
[2] Sumida H, Hirabayashi A, Kobayashi H. A high-voltage lateral IGBT with significantly improved ON-state characteristics on SOI for an advanced PDP scan driver IC [C]//IEEE International SOI Conference Proceedings. Williamsburg, VA, USA, 2002: 64-65.
[3] Qiao M, Zhang B, Xiao Z Q, et al. High-voltage technology based on thin layer SOI for driving plasma display panels [C]//International Symposium on Power Semiconductor Devices and ICs. Orlando, FL, USA, 2008: 52-55.
[4] Sun W F, Shi L X, Sun Z L, et al. High-voltage power IC technology with nVDMOS, RESURF pLDMOS, and novel level-shift circuit for PDP scan-driver IC [J]. IEEE Transactions on Electron Devices, 2006, 53(4): 891-896.
[5] Tokumitsu S, Nitta T, Shiromoto T, et al. Enhancement of current drivability in field PMOS by optimized field plate [C]//International Symposium on Power Semiconductor Devices and ICs. Hiroshima, Japan, 2010: 253-256.
[6] Wu H, Sun W F, Yi Y B, et al. Study and optimization of hot-carrier degradation in high voltage pledmos transistor with thick gate oxide [C]//International Symposium on the Physical and Failure Analysis of Integrated Circuits. Suzhou, China, 2009: 83-86.
[7] Bakeroot B, Doutreloigne J, Moens P. A new substrate current free nLIGBT for junction isolated technologies [C]//European Solid-State Device Research Conference. Leuven, Belgium, 2004: 461-464.
[8] Lu D H, Mizushima T, Kitamura A, et al. Retrograded channel SOI LIGBTs with enhanced safe operating area[C]//International Symposium on Power Semiconductor Devices and ICs. Orlando, FL, USA, 2008:32-35.
[9] Liu Siyang, Sun Weifeng, Qian Qinsong, et al. Comparisons of hot-carrier degradation behavior in SOI-LIGBT and SOI-LDMOS with different stress conditions [J]. Solid-State Electronics, 2010, 54(12): 1598-1601.
[10] Qian Q S, Sun W F, Liu S Y, et al. Novel hot-carrier degradation mechanisms in the lateral insulated-gate bipolar transistor on SOI substrate [J]. IEEE Transactions on Electron Devices, 2011, 58(4):1158-1163.
[11] Moens P, Van Den Bosch G, Wojciechowski D, et al. Charge trapping effects and interface state generation in a 40 V lateral resurf pDMOS transistor [C]//European Solid-State Device Research Conference. Grenoble, France, 2005:407-410.
[12] Heremans P, Witters J, Groeseneken G, et al. Analysis of the charge pumping technique and its applications for the evaluation of MOSFET degradation [J]. IEEE Transactions on Electron Devices, 1989, 36(7): 1318-1335.

Memo

Memo:
Biographies: Huang Tingting(1988—), female, graduate; Sun Weifeng(corresponding author), male, doctor, professor, swffrog@seu.edu.cn.
Foundation items: The National Natural Science Foundation of China(No.61204083), the Natural Science Foundation of Jiangsu Province(No.BK2011059), the Program for New Century Excellent Talents in University(No.NCET-10-0331).
Citation: Huang Tingting, Liu Siyang, Sun Weifeng, et al.Novel lateral insulated gate bipolar transistor on SOI substrate for optimizing hot-carrier degradation[J].Journal of Southeast University(English Edition), 2014, 30(1):17-21.[doi:10.3969/j.issn.1003-7985.2014.01.004]
Last Update: 2014-03-20