[1] Tanabe Akira, Umetani Masato, Fujiwara Ikuo, et al.0.18-μm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation [J].IEEE Journal of Solid-State Circuits, 2001, 36(6):988-996.
[2] Tanabe Akira, Nakahara Yasushi, Furukawa Akio, et al.A redundant multivalued logic for a 10-Gb/s CMOS demultiplexer IC [J].IEEE Journal of Solid-State Circuits, 2003, 38(1):107-113.
[3] Runge K, Pierson R L, Zampardi P J, et al.30 Gbit/s 1∶4 demultiplexer IC using AlGaAs/GaAs HBTs [J].Electronics Letters, 1997, 33(9):765-766.
[4] Mattia John Paul, Pullela Raja, Baeyens Yves, et al.A 1∶4 demultiplexer for 40 Gb/s fiber-optic application [C]//ISSCC . San Francisco, CA, USA, 2000: 64-65.
[5] Xu Yang, Feng Jun.Design of 10 Gbit/s demultiplexer in 0.18 μm CMOS [J].Electronic Engineer, 2004, 33(3):5-6.(in Chinese)
[6] Wong Joseph M C, Cheung Vincent S L, Luong Howard C.A 1-V 2.5-mW 5.2-GHz frequency divider in a 0.35-um CMOS process[J].IEEE Journal of Solid-State Circuits, 2003, 38(10):1643-1648.
[7] Runge K.5 Gbit/s 2 ∶1 multiplexer fabricated in 0.35 μm CMOS and 3 Gbit/s 1∶2 demultiplexer fabricated in 0.5 μm CMOS technology[J].Electronics Letters, 1999, 35(19):1631-1632.