[1] Yuan Jiren, Sevensson Christer.A 10 bit 5 MS/s successive approximation ADC cell used in a 70 MS/s ADC array in 1.2 μm CMOS [J].IEEE Journal of Solid-State Circuits, 1994, 29(8):866-872.
[2] Kurosawa Naoki, Kobayashi Haruo, Maruyama Kaoru, et al.Explicit analysis of channel mismatch effects in time-interleaved ADC systems [J].IEEE Transactions on Circuits and Systems, 2001, 48(3):261-271.
[3] Leger Gildas, Peralias Eduardo J, Rueda Adoracion, et al.Impact of random channel mismatch on the SNR and SFDR of time-interleaved ADCs [J].IEEE Transactions on Circuits and Systems, 2004, 51(1):140-150.
[4] Tan Khen-Sang.On board self-calibration of analog-to-digital and digital-to-analog converters [P].United States Patent, 4399426.1983-08-16.
[5] Leung Ka Y, Holberg Douglas R, Leung Kafai.Capacitor calibration in SAR converter [P].United States Patent, 6891487.2005-05-10.
[6] Neubauer H, Desel T, Hauer H.A successive approximation A/D converter with 16 bit 200 KS/s in 0.6 μm CMOS using self calibration and low power techniques [A].In:The 8th IEEE International Conference on Electronics, Circuits and Systems.Piscataway, NJ, USA:IEEE, 2001.859-862.
[7] Wagdy Mahmoud Fawzy.Correction of capacitor errors during the conversion cycle of self-calibrating A/D converters [J].IEEE Transactions on Circuits and Systems, 1990, 37(7):1296-1299.
[8] Huang Feipeng, Wang Jingguang, He Jirou, et al.A 10 bit 50 Msample/s 57.6 mW CMOS pipeline A/D converter [J].Chinese Journal of Semiconductors, 2005, 26(11):2230-2235.(in Chinese)