[1] Gallager R G. Low-density parity check codes [J]. IRE Transactions on Information Theory, 1962, 8(1): 21-28.
[2] MacKay D J C. Good error-correcting codes based on very sparse matrices [J]. IEEE Transactions on Information Theory, 1999, 45(2): 399-431.
[3] Benes V E. Optimal rearrangeable multistage connecting networks [J]. Bell Systems Technology Journal, 1964(43): 1641-1656.
[4] Liew S C, Ng M, Chan C W. Blocking and nonblocking multi-rate Clos switching networks [J]. IEEE/ACM Transactions on Network, 1998, 6(3): 307-318.
[5] Masera G, Quaglio F, Vacca F. Implementation of a flexible LDPC decoder [J]. IEEE Transactions on Circuits and Systems Ⅱ:Express Briefs, 2007, 54(6): 542-546.
[6] Sun Y, Karkooti M, Cavallaro J R. VLSI decoder architecture for high throughput, variable block-size and multi-rate LDPC codes [C]//Proceedings of IEEE International Symposium on Circuits and Systems(ISCAS). New Orleans, USA, 2007:2104-2107.
[7] Tang J, Bhatt T, Sundaramurthy V, et al. Reconfigurable shuffle network design in LDPC decoder [C]//Proceedings of the 17th IEEE International Conference on Application-Specific Systems, Architectures and Processors(ASAP’06). Steamboat Springs, CO, USA, 2006: 81-86.
[8] Oh D, Parhi K K. Low-complexity switch network for reconfigurable LDPC decoders [J]. IEEE Transactions on Very Large Scale Integrated Systems, 2010, 18(1): 85-94.