[1] Hong E P, Jung E G, Fraz H, et al. Parallel 4×4 transform architecture based on bit extended arithmetic for H.264/AVC [C]//Proc of International Symposium on Signals, Circuits and Systems. New York, USA, 2005, 1:95-98.
[2] Rubin G. Parallel 4×4 transform on bit serial shared memory architecture for H.264/AVC [C]//Proc of the 16th International Conference on Mixed Design of Integrated Circuits & Systems. Lodz, Poland, 2009:675-680.
[3] Porto R, Bampi M, Agostini S, et al. High throughput architecture for forward transforms of H.264/AVC video coding standard [C]//Proc of the 14th IEEE International Conference on Electronics, Circuits and Systems. Marrakech, Morocco, 2007:150-153.
[4] Wang T C, Huang Y W, Fang H C, et al. Parallel 4×4 2D transform and inverse transform architecture for MPEG-4 AVC/H.264 [C]//Proc of the 2003 International Symposium on Circuits and Systems. Bangkok, Thailand, 2003: Ⅱ-800-Ⅱ-803.
[5] Cao W, Hou H, Lai J M, et al. A high-performance reconfigurable 2-D transform architecture for H.264 [C]//Proc of the 15th IEEE International Conference on Electronics, Circuits and Systems. St. Julien’s, 2008:606-609.
[6] Cao W, Hou H, Lai J M, et al. A novel dynamic reconfigurable VLSI architecture for H.264 transforms [C]//Proc of IEEE Asia Pacific Conference on Circuits and Systems. Macao, China, 2008:1810-1813.
[7] Chen K H, Guo J I, Wang J S. A high-performance direct 2-D transform coding IP design for MPEG-4 AVC/H.264 [J]. IEEE Transactions on Circuits and Systems for Video Technology, 2006, 16(4): 472-483.
[8] Peng C, Yu D, Cao X, et al. A new high throughput VLSI architecture for H.264 transform and quantization [C]//Proc of the 7th International Conference on ASIC. Guilin, China, 2007:950-953.
[9] Hwangbo W, Kim J, Kyung C M. A high-performance 2-D inverse transform architecture for the H.264/AVC decoder[C]//Proc of IEEE International Symposium on Circuits and Systems. New Orleans, LA, USA, 2007:1613-1616.
[10] Hwangbo W, Kyung C M. A multi-transform architecture for H.264/AVC high-profile coders [J]. IEEE Transactions on Multimedia, 2010, 12(3):157-167.
[11] Wang K W, Chen J L, Cao W, et al. A reconfigurable multi-transform VLSI architecture supporting video codec design[J]. IEEE Transactions on Circuits and Systems Ⅱ, 2011, 58(7):432-436.
[12] Huang C Y, Chen L F, Lai Y K. A high-speed 2-D transform architecture with unique kernel for multi-standard video applications [C]//Proc of IEEE International Symposium on Circuits and Systems. Seattle, WA, USA, 2008:21-24.