[1] Chen W S, Xie G, Zhang B, et al. New lateral IGBT with controlled anode on SOI substrate for PDP scan driver IC [C]//International Conference on Communications, Circuits and Systems. Milpitas, CA, USA, 2009: 628-630.
[2] Sumida H, Hirabayashi A, Kobayashi H. A high-voltage lateral IGBT with significantly improved ON-state characteristics on SOI for an advanced PDP scan driver IC [C]//IEEE International SOI Conference Proceedings. Williamsburg, VA, USA, 2002: 64-65.
[3] Qiao M, Zhang B, Xiao Z Q, et al. High-voltage technology based on thin layer SOI for driving plasma display panels [C]//International Symposium on Power Semiconductor Devices and ICs. Orlando, FL, USA, 2008: 52-55.
[4] Sun W F, Shi L X, Sun Z L, et al. High-voltage power IC technology with nVDMOS, RESURF pLDMOS, and novel level-shift circuit for PDP scan-driver IC [J]. IEEE Transactions on Electron Devices, 2006, 53(4): 891-896.
[5] Tokumitsu S, Nitta T, Shiromoto T, et al. Enhancement of current drivability in field PMOS by optimized field plate [C]//International Symposium on Power Semiconductor Devices and ICs. Hiroshima, Japan, 2010: 253-256.
[6] Wu H, Sun W F, Yi Y B, et al. Study and optimization of hot-carrier degradation in high voltage pledmos transistor with thick gate oxide [C]//International Symposium on the Physical and Failure Analysis of Integrated Circuits. Suzhou, China, 2009: 83-86.
[7] Bakeroot B, Doutreloigne J, Moens P. A new substrate current free nLIGBT for junction isolated technologies [C]//European Solid-State Device Research Conference. Leuven, Belgium, 2004: 461-464.
[8] Lu D H, Mizushima T, Kitamura A, et al. Retrograded channel SOI LIGBTs with enhanced safe operating area[C]//International Symposium on Power Semiconductor Devices and ICs. Orlando, FL, USA, 2008:32-35.
[9] Liu Siyang, Sun Weifeng, Qian Qinsong, et al. Comparisons of hot-carrier degradation behavior in SOI-LIGBT and SOI-LDMOS with different stress conditions [J]. Solid-State Electronics, 2010, 54(12): 1598-1601.
[10] Qian Q S, Sun W F, Liu S Y, et al. Novel hot-carrier degradation mechanisms in the lateral insulated-gate bipolar transistor on SOI substrate [J]. IEEE Transactions on Electron Devices, 2011, 58(4):1158-1163.
[11] Moens P, Van Den Bosch G, Wojciechowski D, et al. Charge trapping effects and interface state generation in a 40 V lateral resurf pDMOS transistor [C]//European Solid-State Device Research Conference. Grenoble, France, 2005:407-410.
[12] Heremans P, Witters J, Groeseneken G, et al. Analysis of the charge pumping technique and its applications for the evaluation of MOSFET degradation [J]. IEEE Transactions on Electron Devices, 1989, 36(7): 1318-1335.