[1] Adya S N, Markov I L.Combinatorial techniques for mixed-size placement[J].ACM Transactions on Design Automation of Electronic Systems, 2005, 10(1):58-90.
[2] Doll K, Johannes F M, Antreich K J.Iterative placement improvement by network flow methods [J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, 13(10):1189-1200.
[3] Roy J A, Papa D A, Ng A N, et al.Satisfying whitespace requirements in top-down placement[C]//Proc of International Symposium on Physical Design.San Jose, California, USA:IEEE Press, 2006:206-208.
[4] Wang M, Yang X, Sarrafzadeh M.Dragon 2000:fast standard-cell placement for large circuits[C]//Proc of the International Conference on Computer-Aided Design.San Jose, California, USA, 2000:260-263.
[5] Vygen J.Algorithms for large-scale flat placement[C]//Proc of Design Automation Conference.Anaheim, California, USA, 1997:746-751.
[6] Chan T, Cong J, Joseph R, et al.mPL6:enhanced multilevel mixed-size placement[C]//Proc of International Symposium on Physical Design.San Jose, California, USA, 2006:212-214.
[7] Donath W E.Placement and average interconnection lengths of computer logic[J].IEEE Transactions on Circuits and Systems, 1979, 26(4):272-277.
[8] Caldwell A E, Kahng A B, Mantik S, et al.On wire length estimations for row-based placement[J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1999, 18(9):1265-1278.
[9] Balachandran S, Bhatia D.A priori wirelength interconnect estimation based on circuit characteristics[J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2005, 24(7):1054-1065.
[10] Hu B, Malgorzata Marck-Sadowaka.Wire length prediction based clustering and its application in placement[C]//Proc of Design Automation Conference.Anaheim, California, USA, 2003:800-805.
[11] Liu Q, Malgorzata Marck-Sadowaka.Semi-individual wire-length prediction with application to logic synthesis[J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2006, 25(4):611-624.
[12] Fiduccia C M, Mattheyses R M.A linear-time heuristic for improving network partitions[C]//Proc of Design Automation Conference.Las Vegas, Nevada, USA, 1982:175-181.
[13] Chen Tung-Chieh, Hsu Tien-Chang, Jiang Zhe-Wei, et al.NTUplace:a ratio-partitioning-based placement algorithm for large-scale mixed-size designs[C]//Proc of International Symposium on Physical Design.San Francisco, California, USA, 2005:236-238.