[1] Walther J S. A unified algorithm for elementary functions [C]//Spring Joint Computer Conference. Boston, USA, 1971, 38: 379-385.
[2] Chang L W, Lee S W. Systolic arrays for the discrete Hartley transform [J]. IEEE Trans Signal Processing, 1991, 39(11): 2411-2418.
[3] Maharatna K, Dhar A S, Banerjee S. A VLSI array architecture for realization of DFT, DHT, DCT and DST [J]. Signal Proc, 2001, 81(9): 1813-1822.
[4] Sima M, McGuire M, Iancu D, et al. CORDIC scenario for Kalman-based channel estimation [C]//Proceedings of the IEEE Pacific Rim Conference on Communications, Computers and Signal Processing. Victoria, Canada, 2005: 165-168.
[5] Wu Cheng Shing, Wu An Yeu, Lin Chih Hsiu. A high-performance/low-latency vector rotational CORDIC architecture based on extended elementary angle set and trellis-based searching schemes [J]. IEEE Trans on Circuits and Systems—Ⅱ: Analog and Digital Signal Processing, 2003, 50(9): 589-601.
[6] Williams L, Takala J. Rotation-based adaptive equalizer architecture for high data rate CDMA systems [C]//Proc IEEE International Symposium Signal Process Information Tech. Rome, Italy, 2004: 18-21.
[7] Maharatna K, Banerjee S, Grass E, et al. Modified virtually scaling-free adaptive CORDIC rotator algorithm and architecture [J]. IEEE Trans on Circuits and Systems for Video Technology, 2005, 15(11): 1463-1474.
[8] Hu Yuhen. The quantization effects of the CORDIC algorithm [J]. IEEE Trans on Signal Processing, 1992, 40(4): 834-844.
[9] Ahmed H M. Signal processing algorithm and architectures [D]. Palo Alto: Information Systems Laboratory of Stanford University, 1982.
[10] Chu Pong P. FPGA prototyping using Verilog examples [M]. New York: Wiley Interscience, 2008: 48-51.
[11] Andraka R. A survey of CORDIC algorithms for FPGA based computers [C]//Proceedings of the 6th International Symposium on FPGAs. Monterey, USA, 1998: 191-200.