[1] Zhang D, Li H, Foo S Y. A simplified FPGA implementation of neural network algorithms integrated with stochastic theory for power electronics applications [C]//31st Annual Conference of the IEEE Industrial Electronics Society. Raleigh, USA, 2005: 1018-1023.
[2] Hu H, Huang J, Xing J G, et al. Key issues of FPGA implementation of neural networks [C]//Second International Symposium on Intelligent Information Technology Application. Shanghai, China, 2008: 259-263.
[3] Himavathi S, Anitha D, Muthuramalingam A. Feedforward neural network implementation in FPGA using layer multiplexing for effective resource utilization [J]. IEEE Transactions on Neural Networks, 2007, 18(3): 880-888.
[4] Katao T, Hayashi K, Fujisaka H, et al. Sorter-based sigma-delta domain arithmetic circuits [C]//18th European Conference on Circuit Theory and Design. Seville, Spain, 2007: 679-682.
[5] Pneumatikakis A, Deliyannis T. Direct processing of sigma-delta signals [C]//Proceedings of the Third IEEE International Conference on Electronics, Circuits, and Systems. Rodos, Greece, 1996:13-16
[6] Katao T, Suzuki Y, Fujisaka H, et al. Single-electron arithmetic circuits for sigma-delta domain signal processing [C]//8th IEEE Conference on Nanotechnology. Arlington, USA, 2008:729-732
[7] Ng C W, Wong N, Ng T S. Bit-stream adders and multipliers for tri-level sigma-delta modulators [J]. IEEE Transactions on Circuits and Systems Ⅱ: Express Briefs, 2007, 54(12): 1082-1086.
[8] O’Leary P, Maloberti F.Bit stream adder for oversampling coded data [J].Electronics Letters, 1990, 26(20): 1708-1709.
[9] Liang Y, Wang Z G, Meng Q, et al. Design of high speed high SNR bit-stream adder based on ΣΔ modulation [J]. Electronic Letters, 2010, 46(11):752-753.
[10] Fujisaka H, Kurata R, Sakamoto M, et al. Bit-stream signal processing and its application to communication systems [J]. IEE Proc Circuits Devices Syst, 2002, 149(3): 159-166.